## INTERNATIONAL STANDARD

ISO 18257

First edition 2016-11-15

# Space systems — Semiconductor integrated circuits for space applications — Design requirements

Systèmes spatiaux — Circuits intégrés semi-conducteurs d'applications spatiales — Exigences de conception





#### COPYRIGHT PROTECTED DOCUMENT

© ISO 2016, Published in Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized otherwise in any form or by any means, electronic or mechanical, including photocopying, or posting on the internet or an intranet, without prior written permission. Permission can be requested from either ISO at the address below or ISO's member body in the country of the requester.

ISO copyright office Ch. de Blandonnet 8 • CP 401 CH-1214 Vernier, Geneva, Switzerland Tel. +41 22 749 01 11 Fax +41 22 749 09 47 copyright@iso.org www.iso.org

| Contents     |                       |                                                                          | Page |
|--------------|-----------------------|--------------------------------------------------------------------------|------|
| Fore         | Foreword              |                                                                          |      |
| Introduction |                       |                                                                          | v    |
| 1            | Scon                  | e                                                                        | 1    |
| _            | -                     |                                                                          |      |
| 2            |                       | native references                                                        |      |
| 3            | Tern                  | rms and definitions                                                      |      |
| 4            | Abbı                  | reviated terms                                                           | 2    |
| 5            | Gene                  | eral requirements                                                        | 2    |
| 6            | Design process        |                                                                          | 3    |
|              | 6.1                   | Overview                                                                 |      |
|              | 6.2                   | Design input                                                             |      |
|              | 6.3                   | Design phases and tasks                                                  |      |
|              |                       | 6.3.1 Architecture design                                                |      |
|              |                       | 6.3.2 Logic design and circuit design                                    | 7    |
|              |                       | 6.3.3 Layout design                                                      | 8    |
|              | 6.4                   | Mask making, package and testing                                         | 10   |
| 7            | Detailed requirements |                                                                          | 10   |
|              | 7.1                   | Architectural design requirements                                        |      |
|              | 7.2                   | Logic design and circuit design requirements                             |      |
|              | 7.3                   | Layout design requirements                                               | 11   |
|              | 7.4                   | Package design requirements                                              |      |
|              |                       | 7.4.1 Package structure design requirements                              |      |
|              |                       | 7.4.2 Packaging technology design requirements                           |      |
|              |                       | 7.4.3 Packaging electrical simulation analysis requirements              |      |
|              |                       | 7.4.4 Packaging thermal simulation analysis                              |      |
|              | 7.5                   | Reliability design requirements                                          |      |
|              |                       | 7.5.1 Overview                                                           |      |
|              |                       | 7.5.2 Reliability design requirements                                    |      |
|              |                       | 7.5.3 Antistatic design requirements                                     |      |
|              |                       | 7.5.4 Low-power design requirements                                      |      |
|              |                       | 7.5.5 Parameter modification and design margin optimization requirements |      |
|              |                       | 7.5.6 Electromagnetic compatibility design requirements                  |      |
|              | 7.0                   | 7.5.7 Radiation-hardened design requirements                             |      |
|              | 7.6                   | Testability design requirements                                          |      |
|              |                       | ormative) <b>Datasheet</b>                                               |      |
| Ann          | <b>ex B</b> (in       | formative) <b>Guidance</b>                                               | 17   |
| Bibl         | iograpł               | IV                                                                       | 24   |

#### **Foreword**

ISO (the International Organization for Standardization) is a worldwide federation of national standards bodies (ISO member bodies). The work of preparing International Standards is normally carried out through ISO technical committees. Each member body interested in a subject for which a technical committee has been established has the right to be represented on that committee. International organizations, governmental and non-governmental, in liaison with ISO, also take part in the work. ISO collaborates closely with the International Electrotechnical Commission (IEC) on all matters of electrotechnical standardization.

The procedures used to develop this document and those intended for its further maintenance are described in the ISO/IEC Directives, Part 1. In particular, the different approval criteria needed for the different types of ISO documents should be noted. This document was drafted in accordance with the editorial rules of the ISO/IEC Directives, Part 2 (see <a href="www.iso.org/directives">www.iso.org/directives</a>).

Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights. ISO shall not be held responsible for identifying any or all such patent rights. Details of any patent rights identified during the development of the document will be in the Introduction and/or on the ISO list of patent declarations received (see <a href="www.iso.org/patents">www.iso.org/patents</a>).

Any trade name used in this document is information given for the convenience of users and does not constitute an endorsement.

For an explanation on the meaning of ISO specific terms and expressions related to conformity assessment, as well as information about ISO's adherence to the World Trade Organization (WTO) principles in the Technical Barriers to Trade (TBT) see the following URL: <a href="www.iso.org/iso/foreword.html">www.iso.org/iso/foreword.html</a>.

The committee responsible for this document is ISO/TC 20, Aircraft and space vehicles, Subcommittee SC 14, Space systems and operations.

### Introduction

Normative design requirements of semiconductor integrated circuits for space applications largely determine the reliability of an integrated circuit (IC) and its adaptability to space environment, thereby affecting the reliability of space systems. IC tests and experiments based on product specification only can provide a comprehensive evaluation of its reliability. Once applied to space systems, the design flaws will directly affect the implementation of aerospace engineering. The development of design requirements for semiconductor ICs for space applications can ensure its reliability and space suitability from its very source to meet the space application requirements.